# Contents | | Preface | | XV | |-----------|----------------------------------------------------|---------|-----| | | | | | | | Acknowledgements | | xxi | | | | | | | The Bui | Iding Blocks | | 1 | | | Buses to JARFer | | | | Chapter 1 | Introducing The Processor | | 3 | | | Chapter overview | | 3 | | 1.1 | Computers Are Everywhere | | 3 | | 1.2 | A Very Brief History Of The Computer | | 6 | | 1.3 | Inside A Computer | | 8 | | 1.4 | The Minimalist Approach | | 10 | | | Chapter summary | | 15 | | Chapter 2 | Fundamental Concepts I - Data Represer | ntation | 17 | | | | | | | 2.1 | Chapter overview Introducing Number Representation | | 17 | | | | | | | | 2.2 | Representing Numbers | 18 | |-----|--------|-------------------------------------------------------|----| | | 2.3 | Introducing Binary Arithmetic | 25 | | | 2.4 | Signed Numbers | 26 | | | 2.5 | Floating Point Numbers | 33 | | | 2.6 | Logical Operations | 34 | | | 2.7 | Dealing With Text | 36 | | | | Chapter summary | 38 | | Cha | oter 3 | Fundamental Concepts II - Digital Electronic Circuits | 43 | | | | Chapter overview | 43 | | | 3.1 | Introducing Digital Electronics | 43 | | | 3.2 | Building Circuits With Gate Logic | 47 | | | 3.3 | Building A Circuit From A Truth Table | 49 | | | 3.4 | Boolean Algebra | 54 | | | 3.5 | Introducing Digital Works | 58 | | | | Chapter summary | 61 | | Cha | pter 4 | Registers | 63 | | | | Chapter overview | 63 | | | 4.1 | Introducing An Electronic Memory | 63 | | | 4.2 | Building A Register | 67 | | | 4.3 | Tri-state Logic | 70 | | | 4.4 | Introducing The Clock | 75 | | | 4.5 | Using Registers | 76 | | | | Chapter summary | 78 | | Cha | pter 5 | The ALU | 81 | | 0- | | | |----|-----|-----| | Co | nte | nts | | | | Chapter overview | | 81 | |------|--------|-----------------------------|--|-----| | | 5.1 | About The ALU | | 81 | | | 5.2 | Inside The ALU | | 84 | | | 5.3 | Adder Circuits | | 89 | | | 5.4 | Building An ADD Circuit | | 92 | | | 5.5 | Building An SL Circuit | | 95 | | | 5.6 | Building A NEG Circuit | | 96 | | | 5.7 | Using The ALU In JASPer | | 98 | | | | Chapter summary | | 99 | | | | | | | | Chap | pter 6 | Buses | | 101 | | | | Chapter overview | | 101 | | | 6.1 | What is a Bus? | | 101 | | | 6.2 | Building A Bus | | 103 | | | 6.3 | Buses In JASPer | | 105 | | | | Chapter summary | | 107 | | | | Turative Activersing | | 100 | | Chap | pter 7 | Memory | | 109 | | | | | | 100 | | | | Chapter overview | | 109 | | | 7.1 | Introducing Memory | | 109 | | | 7.2 | Building A Small Memory | | 110 | | | 7.3 | Types of Memory | | 113 | | | 7.4 | Building Larger Memories | | 115 | | | 7.5 | Building Wider Memories | | 118 | | | 7.6 | Address Decoding Strategies | | 119 | | | 7.7 | Using Memory | | 121 | | | 7.8 | Connecting Memory To JASPer | | 124 | | | | | | vii | | | | Chapter summary | | 126 | |-----|---------|-------------------------------------|--|-----| | 01 | | emplose Usasiry Anthanella | | | | Cha | apter 8 | The Hardware Engineer's Perspective | | 129 | | | | Chapter overview | | 129 | | | 8.1 | Recap | | 129 | | | 8.2 | Assigning Tasks To Registers | | 130 | | | 8.3 | Introducing Micro-Instructions | | 132 | | | 8.4 | Introducing The Instruction Set | | 132 | | | 8.5 | The Fetch-Execute Cycle | | 135 | | | 8.6 | Inside The Fetch-Execute Cycle | | 136 | | | 8.7 | Running The Program In JASPer | | 140 | | | | Chapter summary | | 145 | | | | | | | | II | Using t | ne Processor | | 147 | | | | | | | | Cha | pter 9 | Writing Structured Programs | | 149 | | | | Chapter overview | | 149 | | | 9.1 | Introducing Programming | | 149 | | | 9.2 | Introducing Assembly Programming | | 150 | | | 9.3 | Programming Concepts | | 151 | | | | Di Alban II Paramer | | | | | 9.4 | Writing Our First Assembly Program | | 159 | | | 9.5 | Using High-Level Languages | | 168 | | | 9.6 | Tips On Structured Programming | | 168 | | | | Chapter summary | | 169 | | Cha | pter 10 | Stacks and Subroutines | | 171 | | | | | | | | | | | Cont | ents | |------|---------|--------------------------------------------|------|------| | | | Chapter overview | | 171 | | | 10.1 | Introducing The Stack | | 171 | | | 10.2 | Hardware Support For The Stack | | 173 | | | 10.2 | Using Stacks | | | | | 10.4 | Introducing Subroutines | | 181 | | | 10.5 | Implementing Subroutine Calls Using Stacks | | 183 | | | 10.6 | Using Subroutines In Assembly Language | | 185 | | | | Chapter summary | | 187 | | | | They is remotion Single- | | | | Cha | pter 11 | Addressing Modes | | 189 | | | | Chapter overview | | 189 | | | 11.1 | Introducing Addressing Modes | | 189 | | | 11.2 | Immediate Addressing | | 190 | | | 11.3 | Direct Addressing | | 191 | | | 11.4 | Indirect Addressing | | 192 | | | 11.5 | Indexed Addressing | | 194 | | | 11.6 | Relative Addressing | | 195 | | | 11.7 | More Complex Instructions | | 195 | | | 11.8 | An Addressing Example | | 197 | | | | | | 198 | | Cha | pter 12 | Input/Output | | 201 | | Urla | DIGI 12 | Input/Output | | 201 | | | | Chapter overview | | 201 | | | 12.1 | Introducing Input/Output | | 201 | | | 12.2 | Polled I/O | | 204 | | | 12.3 | Interrupt Driven I/O | | 212 | | | 12.4 | I/O Using Direct Memory Access | | 213 | | | | | | ix | | | | | | | | | 12.5 | Other Memory-Mapped Devices | | 213 | |------|---------|----------------------------------------------------|-----------------------|-----| | | | Chapter summary | | 214 | | 01 | | | | | | Chap | oter 13 | The Interrupt Mechanism | | 217 | | | | Chapter overview | | 217 | | | 13.1 | Introducing Interrupts | | 217 | | | 13.2 | Introducing A Simple Interrupt Mechanism | | 219 | | | 13.3 | An Example Interrupt Program | | 222 | | | 13.4 | Comparing Subroutines With Interrupt Handling | | 227 | | | 13.5 | The Features Of A More Complex Interrupt Mechanism | | 228 | | | | Chapter summary | | 228 | | 01 | | | | 145 | | Chap | oter 14 | Systems Software | | 231 | | | | Chapter overview | | 231 | | | 14.1 | Introducing Systems Software | | 231 | | | 14.2 | The Operating System | | 232 | | | 14.3 | Systems Development Software | | 232 | | | | Chapter summary | | 244 | | 01 | 02. | | An Addressing Example | | | Chap | oter 15 | Bringing It All Together - The Programmer's Perspe | ective | 247 | | | | Chapter overview | | 247 | | | 15.1 | Problem Specification | | 247 | | | 15.2 | Program Refinement One | | 249 | | | 15.3 | Program Refinement Two | | 254 | | | 15.4 | Program Refinement Three | | 259 | | | 15.5 | Final Testing Of The Program | | 263 | | | | | | | | | | | Cont | ents | |-------|---------|--------------------------------------------|------|------| | | | | | | | | 15.6 | Documenting The Program | | 265 | | | | Chapter summary | | 268 | | | | | | | | III t | Under ' | The Bonnet | | 269 | | | | | | | | Chap | pter 16 | Building An Instruction Set | | 271 | | | | | | | | | | Chapter overview | | 271 | | | 16.1 | The Instruction Set | | 271 | | | 16.2 | Micro-Instructions Revisited | | 271 | | | 16.3 | Creating An Instruction | | 273 | | | 16.4 | Building New Instruction Sets | | 278 | | | | Chapter summary | | 280 | | ~ | | The Controlle's | | 200 | | Unap | oter 17 | The Control Unit | | 283 | | | | Chapter overview | | 283 | | | 17.1 | Introducing The Control Unit | | 283 | | | 17.2 | Inside The Control Unit | | 286 | | | | Chapter summary | | 288 | | | | | | | | Chap | oter 18 | Extending The Hardware | | 291 | | | | Chapter overview | | 291 | | | 18.1 | Introduction | | 291 | | | | | | | | | 18.2 | Adding More General Purpose Registers | | 291 | | | 18.3 | Increasing ALU Functionality | | 293 | | | 18.4 | The Use Of A Supervisor Mode | | 294 | | | 18.5 | Adding Instructions To The Instruction Set | | 295 | | | | | | | | | | Chapter summary | | 295 | |-----|----------|-------------------------------------------|--|-----| | | | | | | | IV | The Re | al World | | 297 | | | | | | | | Cha | apter 19 | CISC and RISC Architectures: An Overview | | 299 | | | | Chapter overview | | 299 | | | 19.1 | CISC Processors | | 299 | | | 19.2 | RISC Processors | | 300 | | | 19.3 | Comparing RISC To CISC | | 301 | | | 19.4 | Modern Hybrid Processors | | 303 | | | | Chapter summary | | 303 | | Cha | apter 20 | Advanced Architecture Features | | 305 | | | | Chapter overview | | 305 | | | 20.1 | Introduction | | 305 | | | 20.2 | Increasing Clock Speed | | 306 | | | 20.3 | Adding Specialized Instructions | | 306 | | | 20.4 | Moving Memory Into Our Processor | | 307 | | | 20.5 | Running More Instructions Per Clock Cycle | | 308 | | | 20.6 | Adding More Processors | | 309 | | | 20.7 | Full Circle | | 310 | | | | Chapter summary | | 310 | | | | | | | | V | Append | ices | | 313 | | | | | | | | App | endix A | The JASP Toolkit | | 315 | | | itals of Computer Architecture | Cont | ents | |---------------------------------------|-----------------------------------------------------------|------|------| | | | | | | A.1 Introducing JASP | | | 315 | | A.2 The JASP Processor - A Refe | erence Institution of Makestal | | 318 | | A.3 JASPer | | | 331 | | A.4 Aspen | | | 338 | | A.5 The JASP Assembler | | | 341 | | A.6 The JASP C Compiler | | | 343 | | A.7 The JASP Software Libraries | | | 348 | | The Beside Instruction Cod | | | 351 | | Appendix B The Basic Instruction Set | | | 331 | | | | | | | Appendix C The Basic Instruction Set | plus the router how this be \$5,000,000 P. KANSHO. | | 357 | | | | | | | Appendix D The Advanced Instruction | n Set Quick Reference | | 397 | | | | | | | Appendix E The Advanced Instruction | n Set | | 403 | | | | | | | Appendix F An Introduction to Digital | | | 441 | | | | | | | F.1 Introducing Digital Works | | | 441 | | F.2 Obtaining Digital Works | | | 441 | | F.3 Installing Digital Works | | | 441 | | F.4 Using Digital Works | | | 442 | | F.5 Creating And Running Your C | Own Circuits | | 446 | | Appendix G Answers To Self Test Exe | the residence and sendence to a successful completoration | | 453 | | Appendix G Answers To Self Test Exe | | | 455 | | G.1 Answers To Chapter 1 | | | | | G.2 Answers To Chapter 2 | | | 453 | | | | | | xiii | | G.3 | Answers To Chapter 3 | | 454 | |--------|--------|-----------------------|--|-----| | | G.4 | Answers To Chapter 4 | | 455 | | | G.5 | Answers To Chapter 5 | | 455 | | | G.6 | Answers To Chapter 6 | | 455 | | | G.7 | Answers To Chapter 7 | | 456 | | | G.8 | Answers To Chapter 8 | | 456 | | | G.9 | Answers To Chapter 9 | | 457 | | | G.10 | Answers To Chapter 10 | | 459 | | | G.11 | Answers To Chapter 11 | | 462 | | | G.12 | Answers To Chapter 12 | | 464 | | | G.13 | Answers To Chapter 13 | | 468 | | | G.14 | Answers To Chapter 14 | | 469 | | | G.15 | Answers To Chapter 16 | | 472 | | | G.16 | Answers To Chapter 17 | | 473 | | | | | | | | Biblio | graphy | | | 475 | | | | | | | | Index | ( | | | 477 | # oalgrave macmillan Computer architecture is the study of the overall layout of the hardware and software components of a computer system. Students often find this subject challenging due to its highly technical content. This book, through the use of simulation software, engages the reader from the beginning and guides them successfully through their course. Written for undergraduate students taking introductory modules in computer architecture, this textbook meets syllabus requirements in a simple and accessible manner. The book is split into four main parts, these are: - The Building Blocks which covers the key concepts of the subject and introduces a simple processor; - Using the Processor which establishes the practical use of the processor starting with simple programs; - Under the Bonnet which looks at the more advanced facilities and techniques of processors; - The Real World which looks at how the concepts and techniq covered relate to modern day microprocessors. Each chapter includes helpful features such as lively examples, a worked exercise, end-of-chapter exercises and definitions of key words in the margins. The book comes with a free CD ROM that includes the JASP toolkit and the latest version of the Digital Wo package. Further resources, including additional exercises and PI slides, can be found on the dedicated lecturer and student web s at www.palgrave.com/science/computing/burrell/. Mark Burrell is Principal Lecturer in the School of Computing an Mathematics at the University of Northumbria, and has taught Computer System Fundamentals for several years. He previously gained considerable experience in industry, including serving as technical officer to a major UK Internet gateway for three years.