Veuillez utiliser cette adresse pour citer ce document : https://di.univ-blida.dz/jspui/handle/123456789/13808
Affichage complet
Élément Dublin CoreValeurLangue
dc.contributor.authorZiraoui, Zakaria-
dc.date.accessioned2022-01-06T10:56:04Z-
dc.date.available2022-01-06T10:56:04Z-
dc.date.issued2021-
dc.identifier.urihttp://di.univ-blida.dz:8080/jspui/handle/123456789/13808-
dc.descriptionill., Bibliogr.fr_FR
dc.description.abstractThe main objective of this project is to conduct a performance evaluation of some well-known topologies that have been proposed for Networks-on-Chip (NoC) including the Mesh and Express Cube along with its variations. This later is based on a simple Mesh interconnection network augmented by long-hop wires called express channels to enable bypassing of intermediate hops for non-local communication. Whereas existing studies have focused on the graph-theoretical merits of such topologies, our present study examines the performance of networks-on-chip taking into account the constraints imposed by implementation technology. The most relevant constraint for NoC systems is the wiring density of the chip. To achieve our goal, we have developed a simulation model using the discrete-event simulation technique. Extensive simulation experiments have been performed and the collected results have then been analysed using statistical methods. Our results reveal that while the Express Cube has superior performance when technological constraints are ignored due to its richer connectivity, its performance degrades considerably compared to the Mesh when technological constraints are taken into consideration. Our results also indicate that the 4 Hops variation of the Express Cube is the more suitable for Networks-On-Chip among the Express Cube variations as it is a better fit for designs with large number of cores. Keywords: Performance evaluation, Network-On-Chip, Mesh, Express Cube, Simulation, Discrete-Event Simulation.fr_FR
dc.language.isoenfr_FR
dc.publisherUniversité Blida 1fr_FR
dc.subjectPerformance evaluationfr_FR
dc.subjectNetwork-On-Chipfr_FR
dc.subjectMeshfr_FR
dc.subjectExpress Cubefr_FR
dc.subjectSimulationfr_FR
dc.subjectDiscrete-Event Simulationfr_FR
dc.titlePerformance Evaluation of Networks On-chip Topologiesfr_FR
dc.typeThesisfr_FR
Collection(s) :Mémoires de Master

Fichier(s) constituant ce document :
Fichier Description TailleFormat 
Ziraoui Zakaria.pdf2,2 MBAdobe PDFVoir/Ouvrir


Tous les documents dans DSpace sont protégés par copyright, avec tous droits réservés.