Afficher la notice abrégée
dc.contributor.author |
Ziraoui, Zakaria |
|
dc.date.accessioned |
2022-01-06T10:56:04Z |
|
dc.date.available |
2022-01-06T10:56:04Z |
|
dc.date.issued |
2021 |
|
dc.identifier.uri |
http://di.univ-blida.dz:8080/jspui/handle/123456789/13808 |
|
dc.description |
ill., Bibliogr. |
fr_FR |
dc.description.abstract |
The main objective of this project is to conduct a performance evaluation of some well-known
topologies that have been proposed for Networks-on-Chip (NoC) including the Mesh and
Express Cube along with its variations. This later is based on a simple Mesh interconnection
network augmented by long-hop wires called express channels to enable bypassing of
intermediate hops for non-local communication. Whereas existing studies have focused on
the graph-theoretical merits of such topologies, our present study examines the performance
of networks-on-chip taking into account the constraints imposed by implementation
technology. The most relevant constraint for NoC systems is the wiring density of the chip. To
achieve our goal, we have developed a simulation model using the discrete-event simulation
technique. Extensive simulation experiments have been performed and the collected results
have then been analysed using statistical methods. Our results reveal that while the Express
Cube has superior performance when technological constraints are ignored due to its richer
connectivity, its performance degrades considerably compared to the Mesh when
technological constraints are taken into consideration. Our results also indicate that the 4
Hops variation of the Express Cube is the more suitable for Networks-On-Chip among the
Express Cube variations as it is a better fit for designs with large number of cores.
Keywords: Performance evaluation, Network-On-Chip, Mesh, Express Cube, Simulation,
Discrete-Event Simulation. |
fr_FR |
dc.language.iso |
en |
fr_FR |
dc.publisher |
Université Blida 1 |
fr_FR |
dc.subject |
Performance evaluation |
fr_FR |
dc.subject |
Network-On-Chip |
fr_FR |
dc.subject |
Mesh |
fr_FR |
dc.subject |
Express Cube |
fr_FR |
dc.subject |
Simulation |
fr_FR |
dc.subject |
Discrete-Event Simulation |
fr_FR |
dc.title |
Performance Evaluation of Networks On-chip Topologies |
fr_FR |
dc.type |
Thesis |
fr_FR |
Fichier(s) constituant ce document
Ce document figure dans la(les) collection(s) suivante(s)
Afficher la notice abrégée