Université Blida 1

Performance Evaluation of Networks On-chip Topologies

Afficher la notice abrégée

dc.contributor.author Ould-Khaoua, Adel-Salah
dc.contributor.author Terranti, Hichem
dc.date.accessioned 2020-11-08T09:58:24Z
dc.date.available 2020-11-08T09:58:24Z
dc.date.issued 2020
dc.identifier.uri http://di.univ-blida.dz:8080/jspui/handle/123456789/6701
dc.description ill., Bibliogr. fr_FR
dc.description.abstract The main objective of this project is to evaluate the performance of some well-known topologies that have been proposed for Networks-on-Chip including the mesh and torus. Whereas existing studies have focused on the graph-theoretical merits of such topologies, our study examines the performance of networks-on-chip taking into account the constraints imposed by implementation technology. The most relevant constraint for networks-on-chip is the wiring density of the chip. To achieve our goal, we have developed a simulation model using the discrete-event simulation technique. Extensive simulation experiments have been performed and the collected results indicate that while the bidirectional torus has superior performance when technological constraints are ignored due to its richer connectivity, its performance degrades considerably compared to the mesh once technological constraints are considered. Our results also indicate that the 2D topologies are more suitable for networks-on-chip than their 3D counterparts as they are a better fit for practical implementations. fr_FR
dc.language.iso en fr_FR
dc.publisher Université Blida 1 fr_FR
dc.subject Performance Evaluation fr_FR
dc.subject Networks On-chip Topologies fr_FR
dc.subject topologie: fr_FR
dc.subject the torus fr_FR
dc.subject the mesh fr_FR
dc.title Performance Evaluation of Networks On-chip Topologies fr_FR
dc.type Thesis fr_FR


Fichier(s) constituant ce document

Ce document figure dans la(les) collection(s) suivante(s)

Afficher la notice abrégée

Chercher dans le dépôt


Recherche avancée

Parcourir

Mon compte